### **Basic Gates and Functions**







- <u>AND gate</u>
- OR gate
- NOT gate
- NAND gate
- NOR gate
- <u>EOR gate</u> <u>ENOR gate</u>





**Example** 



**Problem** 



Multiple Input Gates



Tutorials with LabVIEW Simulations



Gates and Functions Quiz



Boolean functions may be practically implemented by using electronic gates. The following points are important to understand.

- Electronic gates require a power supply.
- Gate INPUTS are driven by voltages having two nominal values, e.g. 0V and 5V representing logic 0 and logic 1 respectively.
- The **OUTPUT** of a gate provides two nominal values of voltage only, e.g. 0V and 5V representing logic 0 and logic 1 respectively. In general, there is only one output to a logic gate except in some special cases.
- There is always a time delay between an input being applied and the output responding.



<u>Truth tables</u> are used to help show the function of a logic gate. If you are unsure about <u>truth tables</u> and need guidence on how go about drawning them for individual gates or logic circuits then use the <u>truth table</u> section link.

## Truth Tables



Digital systems are said to be constructed by using logic gates. These gates are the AND, OR, NOT, NAND, NOR, EXOR and EXNOR gates. The basic operations are described below with the aid of truth tables.

#### AND gate



| 2 Input AND gate |   |     |  |  |  |
|------------------|---|-----|--|--|--|
| Α                | В | A.B |  |  |  |
| 0                | 0 | 0   |  |  |  |
| 0                | 1 | 0   |  |  |  |
| 1                | 0 | 0   |  |  |  |
| 1                | 1 | 1   |  |  |  |
|                  |   |     |  |  |  |

The AND gate is an electronic circuit that gives a **high** output (1) only if **all** its inputs are high. A dot (.) is used to show the AND operation i.e. A.B. Bear in mind that this dot is sometimes omitted i.e. AB

#### OR gate



| 2 Input OR gate |   |     |  |  |  |
|-----------------|---|-----|--|--|--|
| Α               | В | A+B |  |  |  |
| 0               | 0 | 0   |  |  |  |
| 0               | 1 | 1   |  |  |  |
| 1               | 0 | 1   |  |  |  |
| 1               | 1 | 1   |  |  |  |

The OR gate is an electronic circuit that gives a high output (1) if **one or more** of its inputs are high. A plus (+) is used to show the OR operation.

#### **NOT** gate



| NOT 9 | gate |
|-------|------|
| Α     | Ā    |
| 0     | 1    |
| 1     | 0    |

The NOT gate is an electronic circuit that produces an inverted version of the input at its output. It is also known as an *inverter*. If the input variable is A, the inverted output is known as NOT A. This is also shown as A', or A with a bar over the top, as shown at the outputs. The diagrams below show two ways that the NAND logic gate can be configured to produce a NOT gate. It can also be done using NOR logic gates in the same way.





#### NAND gate



| 2 Input NAND gate |     |   |  |  |
|-------------------|-----|---|--|--|
| Α                 | Ā.B |   |  |  |
| 0                 | 0   | 1 |  |  |
| 0                 | 1   | 1 |  |  |
| 1                 | 0   | 1 |  |  |
| 1                 | 1   | 0 |  |  |
|                   |     |   |  |  |

This is a NOT-AND gate which is equal to an AND gate followed by a NOT gate. The outputs of all NAND gates are high if **any** of the inputs are low. The symbol is an AND gate with a small circle on the output. The small circle represents inversion.

#### NOR gate





This is a NOT-OR gate which is equal to an OR gate followed by a NOT gate. The outputs of all NOR gates are low if any of the inputs are high.

The symbol is an OR gate with a small circle on the output. The small circle represents inversion.

#### **EXOR** gate



| 2 Input EXOR gate |   |     |  |  |  |  |
|-------------------|---|-----|--|--|--|--|
| Α                 | В | A⊕B |  |  |  |  |
| 0                 | 0 | 0   |  |  |  |  |
| 0                 | 1 | 1   |  |  |  |  |
| 1                 | 0 | 1   |  |  |  |  |
| 1                 | 1 | 0   |  |  |  |  |

The 'Exclusive-OR' gate is a circuit which will give a high output if either, but not both, of its two inputs are high. An encircled plus sign  $(\oplus)$  is used to show the EOR operation.

#### **EXNOR** gate



| 2 Input EXNOR gate |   |     |  |  |  |  |
|--------------------|---|-----|--|--|--|--|
| Α                  | В | A⊕B |  |  |  |  |
| 0                  | 0 | 1   |  |  |  |  |
| 0                  | 1 | 0   |  |  |  |  |
| 1                  | 0 | 0   |  |  |  |  |
| 1                  | 1 | 1   |  |  |  |  |

The 'Exclusive-NOR' gate circuit does the opposite to the EOR gate. It will give a low output if either, but not both, of its two inputs are high. The symbol is an EXOR gate with a small circle on the output. The small circle represents inversion.

The NAND and NOR gates are called *universal functions* since with either one the AND and OR functions and NOT can be generated.

Note:

A function in *sum of products* form can be implemented using NAND gates by replacing all AND and OR gates by NAND gates.

A function in *product of sums* form can be implemented using NOR gates by replacing all AND and OR gates by NOR gates.

Table 1: Logic gate symbols



Table 2 is a summary truth table of the input/output combinations for the NOT gate together with all possible input/output combinations for the other gate functions. Also note that a <u>truth table</u> with 'n' inputs has  $2^n$  rows. You can compare the outputs of different gates.

Table 2: Logic gates representation using the Truth table

|          |   | INPUTS |   | OUTPUTS |      |    |     |      |       |
|----------|---|--------|---|---------|------|----|-----|------|-------|
|          |   | A      | В | AND     | NAND | OR | NOR | EXOR | EXNOR |
| NOT gate |   | 0      | 0 | 0       | 1    | 0  | 1   | 0    | 1     |
| Α        | Ā | 0      | 1 | 0       | 1    | 1  | 0   | 1    | 0     |
| 0        | 1 | 1      | 0 | 0       | 1    | 1  | 0   | 1    | 0     |
| 1        | 0 | 1      | 1 | 1       | 0    | 1  | 0   | 0    | 1     |



A NAND gate can be used as a NOT gate using either of the following wiring configurations.



(You can check this out using a truth table.)



Draw the circuit diagrams like the ones in the  $\underline{\text{example}}$  above to show how a  $\underline{\text{NOR gate}}$  can be made into a  $\underline{\text{NOT gate}}$ .

Click here for answers.



There are also <u>multiple input gates</u> if you want to know more about them then click on the link below.

## **Multiple Input Gates**

2/4/2021 **Basic Logic Gates** 



# Tutorials with LabVIEW simulations

Here are some <u>tutorials using LabVIEW simulations</u> to show the gate functions and some of the different ways that gates can be configured.

## <u>Tutorials and Simulations</u>



There is a quiz available to test what you have learned so far. QUIZ



To submit your questions and queries please click here:



Composed by Wale Sangosanya 1997 Updated by David Belton - April 98

Updated by Richard Bigwood 2005